| FIR_Filter Project Status (05/06/2024 - 22:39:46) |                           |                       |                                  |  |  |
|---------------------------------------------------|---------------------------|-----------------------|----------------------------------|--|--|
| <b>Project File:</b>                              | dd.xise                   | Parser Errors:        | No Errors                        |  |  |
| Module Name:                                      | FIR_Filter                | Implementation State: | Placed and Routed                |  |  |
| Target Device:                                    | xc7a100t-1csg324          | • Errors:             |                                  |  |  |
| Product<br>Version:                               | ISE 14.7                  | • Warnings:           |                                  |  |  |
| Design Goal:                                      | Balanced                  | • Routing Results:    | All Signals Completely<br>Routed |  |  |
| Design Strategy:                                  | Xilinx Default (unlocked) | • Timing Constraints: | All Constraints Met              |  |  |
| <b>Environment:</b>                               | System Settings           | • Final Timing Score: | 0 (Timing Report)                |  |  |

| Device Utilization Summary             |      |           |             |         |  |
|----------------------------------------|------|-----------|-------------|---------|--|
| Slice Logic Utilization                | Used | Available | Utilization | Note(s) |  |
| Number of Slice Registers              | 144  | 126,800   | 1%          |         |  |
| Number used as Flip Flops              | 144  |           |             |         |  |
| Number used as Latches                 | 0    |           |             |         |  |
| Number used as Latch-thrus             | 0    |           |             |         |  |
| Number used as AND/OR logics           | 0    |           |             |         |  |
| Number of Slice LUTs                   | 101  | 63,400    | 1%          |         |  |
| Number used as logic                   | 81   | 63,400    | 1%          |         |  |
| Number using O6 output only            | 81   |           |             |         |  |
| Number using O5 output only            | 0    |           |             |         |  |
| Number using O5 and O6                 | 0    |           |             |         |  |
| Number used as ROM                     | 0    |           |             |         |  |
| Number used as Memory                  | 0    | 19,000    | 0%          |         |  |
| Number used exclusively as route-thrus | 20   |           |             |         |  |
| Number with same-slice register load   | 20   |           |             |         |  |
| Number with same-slice carry load      | 0    |           |             |         |  |
| Number with other load                 | 0    |           |             |         |  |
| Number of occupied Slices              | 32   | 15,850    | 1%          |         |  |
| Number of LUT Flip Flop pairs used     | 125  |           |             |         |  |
| Number with an unused Flip Flop        | 1    | 125       | 1%          |         |  |
| Number with an unused LUT              | 24   | 125       | 19%         |         |  |
| Number of fully used LUT-FF pairs      | 100  | 125       | 80%         |         |  |
|                                        |      |           |             |         |  |

| Number of unique control sets  Number of slice register sites lost | 2  |         |     |  |
|--------------------------------------------------------------------|----|---------|-----|--|
| to control set restrictions                                        | 0  | 126,800 | 0%  |  |
| Number of bonded IOBs                                              | 48 | 210     | 22% |  |
| Number of RAMB36E1/FIFO36E1s                                       | 0  | 135     | 0%  |  |
| Number of RAMB18E1/FIFO18E1s                                       | 0  | 270     | 0%  |  |
| Number of BUFG/BUFGCTRLs                                           | 1  | 32      | 3%  |  |
| Number used as BUFGs                                               | 1  |         |     |  |
| Number used as BUFGCTRLs                                           | 0  |         |     |  |
| Number of IDELAYE2/IDELAYE2_FINEDELAYs                             | 0  | 300     | 0%  |  |
| Number of ILOGICE2/ILOGICE3/ISERDESE2s                             | 0  | 300     | 0%  |  |
| Number of ODELAYE2/ODELAYE2_FINEDELAYs                             | 0  |         |     |  |
| Number of OLOGICE2/OLOGICE3/OSERDESE2s                             | 0  | 300     | 0%  |  |
| Number of PHASER_IN/PHASER_IN_PHYs                                 | 0  | 24      | 0%  |  |
| Number of PHASER_OUT/PHASER_OUT_PHYs                               | 0  | 24      | 0%  |  |
| Number of BSCANs                                                   | 0  | 4       | 0%  |  |
| Number of BUFHCEs                                                  | 0  | 96      | 0%  |  |
| Number of BUFRs                                                    | 0  | 24      | 0%  |  |
| Number of CAPTUREs                                                 | 0  | 1       | 0%  |  |
| Number of DNA_PORTs                                                | 0  | 1       | 0%  |  |
| Number of DSP48E1s                                                 | 10 | 240     | 4%  |  |
| Number of EFUSE_USRs                                               | 0  | 1       | 0%  |  |
| Number of FRAME_ECCs                                               | 0  | 1       | 0%  |  |
| Number of IBUFDS_GTE2s                                             | 0  | 4       | 0%  |  |
| Number of ICAPs                                                    | 0  | 2       | 0%  |  |
| Number of IDELAYCTRLs                                              | 0  | 6       | 0%  |  |
| Number of IN_FIFOs                                                 | 0  | 24      | 0%  |  |
| Number of MMCME2_ADVs                                              | 0  | 6       | 0%  |  |
| Number of OUT_FIFOs                                                | 0  | 24      | 0%  |  |
| Number of PCIE_2_1s                                                | 0  | 1       | 0%  |  |
| Number of PHASER_REFs                                              | 0  | 6       | 0%  |  |
| Number of PHY_CONTROLs                                             | 0  | 6       | 0%  |  |
| Number of PLLE2_ADVs                                               | 0  | 6       | 0%  |  |
| Number of STARTUPs                                                 | 0  | 1       | 0%  |  |
| Number of XADCs                                                    | 0  | 1       | 0%  |  |

Average Fanout of Non-Clock Nets

| Performance Summary        |                               |              |             |    |
|----------------------------|-------------------------------|--------------|-------------|----|
| <b>Final Timing Score:</b> | 0 (Setup: 0, Hold: 0)         | Pinout Data: | Pinout Repo | rt |
| Routing Results:           | All Signals Completely Routed | Clock Data:  | Clock Repor | t  |
| Timing Constraints:        | All Constraints Met           |              |             |    |

2.39

| Detailed Reports                 |         |                            |        |                      |            | [-]  |
|----------------------------------|---------|----------------------------|--------|----------------------|------------|------|
| Report Name                      | Status  | Generated                  | Errors | Warnings             | Infos      |      |
| Synthesis Report                 | Current | Mon May 6<br>22:38:36 2024 |        |                      |            |      |
| Translation Report               | Current | Mon May 6<br>22:38:44 2024 | 0      | 0                    | 0          |      |
| Map Report                       | Current | Mon May 6<br>22:39:13 2024 | 0      | 50 Warnings (50 new) | 5 Infos (5 | new) |
| Place and Route Report           | Current | Mon May 6<br>22:39:32 2024 | 0      | 0                    | 3 Infos (3 | new) |
| Power Report                     |         |                            |        |                      |            |      |
| Post-PAR Static<br>Timing Report | Current | Mon May 6<br>22:39:45 2024 | 0      | 0                    | 4 Infos (4 | new) |
| Bitgen Report                    |         |                            |        |                      |            |      |

| Secondary Reports |        |           |  |
|-------------------|--------|-----------|--|
| Report Name       | Status | Generated |  |

**Date Generated:** 05/06/2024 - 22:39:46